Discover Technata Job board

Find your next tech job in Kanata North, Canada’s largest technology park. Then explore endless international opportunities and dream about where your career will take you. With the Country’s largest density of technology companies ranging from promising startups to leading global giants, Kanata North is the place to be if you are serious about a career in tech.

DDR Design Verification Engineer, Sr Staff

Synopsys

Synopsys

Design
hsinchu, east district, hsinchu city, taiwan
Posted on Mar 20, 2025
Category Engineering Hire Type Employee Job ID 10161 Remote Eligible No Date Posted 19/03/2025

Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.

At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.

Digital IP Verification Engineer

Seeking a highly motivated and innovative digital verification engineer with knowledge of DDR and wide-spectrum knowledge of generic IP verification methodology.

The candidate would be working as part of a highly experienced DDR controller design and verification team, targeting the current and next generation DDR technology, such as HBM4, DDR5, LPDDR6. Solid theoretical and practical background in AXI, CHI, CRYPTO and RAS is a solid plus.

The position offers an excellent opportunity to work with a professional team of digital engineers responsible for delivering high-end designs from specification development to performing functional verification, performance analysis down to successful IP releases.

The controller IP development is very dynamic and provides an endless list of challenges. This work is very challenging, not only given the constant technological changes but also given the ownership and the need to charter unknown waters.

Does this sound like a good role for you?

Responsibility and Key Qualification

  • This position is for leading edge IP verification.
  • Study standard specifications published by JEDEC.
  • Work on UVM methodology-based verification platform.
  • Study design micro architecture, implement high quality verification from defining verification spec, planning and implement infrastructure, down to analyze and debug regression failures, and reach full function coverage.
  • Work with design team to debug and fix RTL issues.
  • Work with VIP teams for VIP issues
  • Must be self-motivated, proactive, and able to achieve good quality while meeting tight deadlines.
  • Co-work with multiple team members and help juniors.
  • Good communication skills for interacting between different design groups and customer support teams are required.

Preferred Experience

  • MSEE plus with a minimum of 10 years of experience in UVM-based verification methodology. And demonstrates good analysis and problem-solving skills.
  • Knowledgeable and experienced in UVM, assertions. Skills in Formal verification is a plus.
  • Knowledgeable in DDR, HBM and PCIe is a plus.
  • Scripting experience in Shell, Perl, Python and TCL is a plus.
  • Be fluent in English, both speaking and writing.
  • Demonstrates good attitude in teamwork.

Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.