ASIC Design Verification
Siemens
Job Description
Job ID
Company
Organization
Job Family
Experience Level
Full Time / Part Time
Contract Type
Siemens EDA is a global technology leader in electronic design automation software. Our software tools enable companies around the world to develop new and highly innovative electronic products faster and more cost-effectively. Our customers use our tools to push the boundaries of technology and physics in order to deliver better products in the increasingly complex world of chip, board and system design.
Tessent Embedded Analytics, part of Siemens EDA, is a pioneering developer of analytics and monitoring technology at the heart of the systems-on-chip (SoCs) that power today’s electronic products. Our embedded analytics technology allows product designers to add sophisticated cybersecurity, functional safety and performance tuning features; and it helps resolve critical issues such as increasing system complexity and ever- decreasing time-to-market. We are proud of our technology and selling globally to many of the most respected and most exciting technology companies in the world.
The promise of a digital future…today. With the digital twin, Siemens Digital Industries Software blurs the boundaries between the virtual and physical, hardware and software, design and manufacturing worlds. For more information about us visit - https://www.youtube.com/watch?v=k6mVLaUyO4U
What we’re looking for
Do you have expertise in silicon IP and digital design using RTL languages? Are you a Verification Engineer with experience of verifying silicon IP? We are looking for a highly capable and dedicated Digital Design or Verification Engineers to join our growing team here at Tessent Embedded Analytics. If you can you see yourself learning, growing, and succeeding in this exciting position and would relish the opportunity help shape the development of Tessent EA’s ground-breaking silicon IP then we would love to meet you!
What you’ll be doing
Verifying our IP from devising a verification plan through to coverage closure
Collaborate with design and architecture teams to understand design specifications and develop verification strategies.
Accessing advanced tools and opportunities to influence the features of Mentor verification tools
Develop and execute detailed verification plans for ASIC designs, ensuring comprehensive coverage of all design features and functionalities.
Create and maintain reusable, scalable, and robust testbenches using industry-standard verification languages and methodologies (e.g., SystemVerilog, UVM).
Identify, analyze, and debug design issues, working closely with design engineers to resolve them in a timely manner.
Utilize and enhance automated verification tools and scripts to improve efficiency and coverage.
Mentor and provide technical guidance to junior verification engineers, fostering a culture of continuous learning and improvement.
Stay up-to-date with industry trends and advancements in verification methodologies and tools, integrating best practices into the verification process.
What you’ll bring
Solid understanding of UVM and constraint random environments
Verification Planning and Management methods skills
Excellent SystemVerilog and Verilog experience including experience of formulating and writing SystemVerilog coverage statements
Experience of creating testbenches for and testing of silicon IP
Experience using EDA simulation tools including Questa, VCS or Xcelium
Familiarity in using Metric Driven Verification methodology
The ability to work as part of a team and under pressure is essential
Familiarity with other verification techniques such as formal and unit level testing
Nice if you have
Familiarity with SVA assertions or similar
Familiarity with IC design and implementation
Experience in Formal Verification Techniques and Tools
Why us?
A collection of over 377,000 minds building the future, one day at a time in over 200 countries. We're dedicated to equality, and we welcome applications that reflect the diversity of the communities we work in. All employment decisions at Siemens are based on qualifications, merit, and business need. Bring your curiosity and creativity and help us shape tomorrow!
Siemens Software. Transform the Everyday
Compensation is based on experience and market values. You will be asked what your expectations are. There are multiple perks beyond the basic health insurance package, including RRSP matching, share purchase matching, company paid diversity days, and an extensive employee assistance program.
#LI-EDA
#LI-Onsite
#LI-AJ1
Siemens is committed to creating a diverse environment and is proud to be an equal opportunity employer. Upon request, Siemens Canada will provide reasonable accommodation for disabilities to support participation of candidates in all aspects of the recruitment process. All qualified applicants will receive consideration for employment.
By submitting personal information to Siemens Canada Limited or its affiliates, service providers and agents, you consent to our collection, use and disclosure of such information for the purposes described in our Privacy Notice available at www.siemens.ca.
Siemens s’engage à créer un environnement diversifié et est fière d’être un employeur souscrivant au principe de l’égalité d’accès à l’emploi. Sur demande, Siemens Canada prendra des mesures d’accommodement raisonnables pour les personnes handicapées, dans le but de soutenir la participation des candidats dans tous les aspects du processus de recrutement. Tous les candidats qualifiés seront pris en considération pour ce poste.
En transmettant des renseignements personnels à Siemens Canada limitée ou à ses sociétés affiliées, à ses fournisseurs de services ou à ses agents, vous nous autorisez à recueillir, à utiliser et à divulguer ces renseignements aux fins prévues dans notre Déclaration de protection de la confidentialité, que vous pouvez consulter au www.siemens.ca.