Design Verification Senior Principal Engineer
Marvell
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
Marvell Data Centre Engineering (DCE) - Compute & Storage (CCS) BU has been at the forefront of developing and delivering leading-edge, high-performance data processing silicon platforms. By delivering a stream of technical innovations through a diverse set of fast‐growing product lines, Marvell technology is powering the next‐generation data processing and workload acceleration platforms for the Carrier, Cloud/Enterprise and Automotive Compute market segments. The team focusses on the Custom ASIC business, Cloud AI solutions & Enterprise/Career solutions including the CXL product line.What You Can Expect
Job Responsibilities: · Lead End-to-End SoC DV execution and sign-off · Define and drive improvements in DV processes for efficient and high-quality execution · Collaborate with IP, Subsystem, and SoC teams on test plan creation, testbench architecture, and milestone reviews · Work closely with Design and DV teams across IP, Subsystem, and SoC levels for test plan - development, execution, debug, coverage closure, and gate-level simulations · Coordinate with cross-functional teams including Architecture, Chip Lead, Emulation, and Program Management to drive SoC-level DV execution · Partner with Silicon bring-up and Firmware teams to support post-silicon validation and bring-up activities · Own and debug simulation failures to identify and resolve root causes · Architect and implement simulation testbenches using UVM & C. · Develop and execute test plans to verify design correctness and performance · Collaborate with logic designers for thorough verification coverage and closureWhat We're Looking For
Technical Requirement’s: · Bachelor’s degree in CS/EE with 20+ years of relevant experience, or Master degree in CS/EE with 18+ years of relevant experience · Experience in Leading core technical leads · Must have experience in SOC/Subsys/IP level verification of ARM-based SOC and experience in ARM boot sequences · Must have knowledge of ARM architecture and AMBA bus standards like AXI-4, CHI and ACE. · Experience with industry standard interfaces such as DDR, HBM, PCIE, Ethernet and USB. · Experience coding UVM SOC/Subsys/block level testbenches, BFM, scoreboards, monitors, etc. · Proficient in writing and debugging tests in UVM as well as C. · Exposure to Cadence, Synopsys, Mentor and/or ARM verification tools. · Experience with assertion-based formal verification tools. · Proficient in programming in scripting languages such as tcl and Perl. · Understanding of hardware emulation support. · Familiarity with TLMs in SystemC. · Experience in Version tools like CVS, SVN, GIT etcAdditional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
#LI-CP1